供应贴片IC:74HC373品牌NXP SO-20
当 前 价:电议
起订数量: /
供货总量: /
有效期至: 2012年12月13日
品牌 | NXP | 型号 | 74HC373 |
批号 | 全新 | 封装 | SO-20 |
营销方式 | 现货 | 产品性质 | 热销 |
处理信号 | 数字信号 | 制作工艺 | 半导体集成 |
导电类型 | 双极型 | 集成程度 | 大规模 |
规格尺寸 | 7.5(mm) | 工作温度 | -40~125(℃) |
类型 | 贴片IC | | |
1. General description
The 74HC373; 74HCT373 is a high-speed Si-gate CMOS device and is pin compatible
with Low-power Schottky TTL. It is specified in compliance with JEDEC standard no. 7A.
The 74HC373; 74HCT373 is an octal D-type transparent latch featuring separate D-type
inputs for each latch and 3-state outputs for bus oriented applications. A latch enable (LE)
input and an output enable (OE) input are common to all latches.
The 74HC373; HCT373 consists of eight D-type transparent latches with 3-state true
outputs. When LE is HIGH, data at the Dn inputs enters the latches. In this condition the
latches are transparent, i.e. a latch output will change state each time its corresponding
D input changes.
When LE is LOW the latches store the information that was present at the D inputs a
set-up time preceding the HIGH-to-LOW transition of LE. When OE is LOW, the contents
of the 8 latches are available at the outputs. When OE is HIGH, the outputs go to the highimpedance
OFF-state. Operation of the OE input does not affect the state of the latches.
The 74HC373; 74HCT373 is functionally identical to:
• 74HC533; 74HCT533: but inverted outputs
• 74HC563; 74HCT563: but inverted outputs and different pin arrangement
• 74HC573; 74HCT573: but different pin arrangement
2. Features
3-state non-inverting outputs for bus oriented applications
Common 3-state output enable input
Functionally identical to the 74HC563; 74HCT563, 74HC573; 74HCT573 and
74HC533; 74HCT533
ESD protection:
HBM EIA/JESD22-A114-C exceeds 2 000 V
MM EIA/JESD22-A115-A exceeds 200 V
Specified from -40 °C to +85 °C and from -40 °C to +125 °C

免责声明:以上所展示的信息由企业自行提供,内容的真实性、准确性和合法性由发布企业负责,全球电池网对此不承担任何保证责任。我们原则上建议您选择全球电池网的E电通会员! 如发现虚假信息,请向全球电池网举报
我要举报